发明授权
- 专利标题: Configurable co-processor interface
- 专利标题(中): 可配置的协处理器接口
-
申请号: US10923584申请日: 2004-08-20
-
公开(公告)号: US07886129B2公开(公告)日: 2011-02-08
- 发明人: Lawrence Henry Hudepohl , Darren Miller Jones , Radhika Thekkath , Franz Treue
- 申请人: Lawrence Henry Hudepohl , Darren Miller Jones , Radhika Thekkath , Franz Treue
- 申请人地址: US CA Sunnyvale
- 专利权人: MIPS Technologies, Inc.
- 当前专利权人: MIPS Technologies, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- 主分类号: G06F9/312
- IPC分类号: G06F9/312
摘要:
A configurable coprocessor interface between a central processing unit (CPU) and a coprocessor is provided. The coprocessor interface has an instruction transfer signal group for transferring different instruction types from the CPU to the coprocessor, sequentially or in parallel, a busy signal group, for allowing the coprocessor to signal the CPU that it cannot receive a transfer of one or more of the different instruction types, and an instruction order signal group for indicating to the coprocessor a relative execution order for multiple instructions that are transferred in parallel. In addition, the coprocessor interface includes separate data transfer signal groups for data being transferred from the CPU to the coprocessor, and for data being transferred from the coprocessor to the CPU, along with a data order signal group for indicating a relative order of data (if transferred out-of-order). The interface further includes signal designations which allow for multiple issue groups between the CPU and one or more coprocessors.
公开/授权文献
- US20050038975A1 Configurable co-processor interface 公开/授权日:2005-02-17
信息查询