Invention Grant
- Patent Title: Non-volatile memory cell and array
- Patent Title (中): 非易失性存储单元和阵列
-
Application No.: US12105988Application Date: 2008-04-18
-
Publication No.: US08120088B1Publication Date: 2012-02-21
- Inventor: Min She , Chih-Hsin Wang
- Applicant: Min She , Chih-Hsin Wang
- Applicant Address: BM Hamilton
- Assignee: Marvell International Ltd.
- Current Assignee: Marvell International Ltd.
- Current Assignee Address: BM Hamilton
- Main IPC: H01L29/76
- IPC: H01L29/76

Abstract:
Memory cells and arrays have reduced bit line resistance. An element conductor is disposed on the top of the bit line to reduce the resistance of the bit line while maintaining a shallow bit line junction so that 200 Ohm/square or lower sheet resistances are achieved with the bit line junctions typically 20 nanometers or shallower while the doping levels in the junctions are below about 5×1019 atoms/cm3.
Information query
IPC分类: