发明授权
US08124482B2 MOS transistor with gate trench adjacent to drain extension field insulation
有权
MOS晶体管,栅极沟槽与漏极延伸场绝缘相邻
- 专利标题: MOS transistor with gate trench adjacent to drain extension field insulation
- 专利标题(中): MOS晶体管,栅极沟槽与漏极延伸场绝缘相邻
-
申请号: US13006589申请日: 2011-01-14
-
公开(公告)号: US08124482B2公开(公告)日: 2012-02-28
- 发明人: Marie Denison , Sameer Pendharkar , Binghua Hu , Taylor Rice Efland , Sridhar Seetharaman
- 申请人: Marie Denison , Sameer Pendharkar , Binghua Hu , Taylor Rice Efland , Sridhar Seetharaman
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 代理商 Jacqueline J. Garner; Wade J. Brady, III; Frederick J. Telecky, Jr.
- 主分类号: H01L21/336
- IPC分类号: H01L21/336
摘要:
An integrated circuit containing an MOS transistor with a trenched gate abutting an isolation dielectric layer over a drift region. The body well and source diffused region overlap the bottom surface of the gate trench. An integrated circuit containing an MOS transistor with a first trenched gate abutting an isolation dielectric layer over a drift region, and a second trenched gate located over a heavily doped buried layer. The buried layer is the same conductivity type as the drift region. A process of forming an integrated circuit containing an MOS transistor, which includes an isolation dielectric layer over a drift region of a drain of the transistor, and a gate formed in a gate trench which abuts the isolation dielectric layer. The gate trench is formed by removing substrate material adjacent to the isolation dielectric layer.
公开/授权文献
信息查询
IPC分类: