发明授权
US08138840B2 Optimal dithering of a digitally controlled oscillator with clock dithering for gain and bandwidth control
有权
具有时钟抖动的数字控制振荡器的最佳抖动,用于增益和带宽控制
- 专利标题: Optimal dithering of a digitally controlled oscillator with clock dithering for gain and bandwidth control
- 专利标题(中): 具有时钟抖动的数字控制振荡器的最佳抖动,用于增益和带宽控制
-
申请号: US12358736申请日: 2009-01-23
-
公开(公告)号: US08138840B2公开(公告)日: 2012-03-20
- 发明人: Herschel A. Ainspan , John F. Bulzacchelli , Zeynep Toprak Deniz , Daniel J. Friedman , Alexander V. Rylyakov , Jose A. Tierno
- 申请人: Herschel A. Ainspan , John F. Bulzacchelli , Zeynep Toprak Deniz , Daniel J. Friedman , Alexander V. Rylyakov , Jose A. Tierno
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Tutunjian & Bitetto, P.C.
- 代理商 Anne V. Dougherty, Esq.
- 主分类号: H03L7/085
- IPC分类号: H03L7/085 ; H03L7/089
摘要:
A digital phase locked loop (DPLL) and method include an adjustable delay line configured to receive a reference clock as an input and to output a dithered reference clock signal. A phase and frequency detector (PFD) is configured to compare the dithered reference clock signal with a feedback clock signal to determine phase and frequency differences between the dithered reference clock signal and the feedback clock signal. A digitally controlled oscillator (DCO) is configured to receive early or late determinations from the PFD to adjust an output in accordance therewith, wherein the dithered reference clock signal distributes jitter response to enhance overall operation of the DPLL.
公开/授权文献
信息查询