Invention Grant
US08185720B1 Processor block ASIC core for embedding in an integrated circuit
有权
用于嵌入集成电路的处理器块ASIC内核
- Patent Title: Processor block ASIC core for embedding in an integrated circuit
- Patent Title (中): 用于嵌入集成电路的处理器块ASIC内核
-
Application No.: US12043097Application Date: 2008-03-05
-
Publication No.: US08185720B1Publication Date: 2012-05-22
- Inventor: Ahmad R. Ansari , Jeffery H. Appelbaum , Kam-Wing Li , James J. Murray , Kathryn S. Purcell , Alex S. Warshofsky
- Applicant: Ahmad R. Ansari , Jeffery H. Appelbaum , Kam-Wing Li , James J. Murray , Kathryn S. Purcell , Alex S. Warshofsky
- Applicant Address: US CA San Jose
- Assignee: Xilinx, Inc.
- Current Assignee: Xilinx, Inc.
- Current Assignee Address: US CA San Jose
- Agent W. Eric Webostad; Kevin T. Cuenot
- Main IPC: G06F15/76
- IPC: G06F15/76

Abstract:
A hardwired core is embedded in an integrated circuit having programmable circuitry. The hardwired core has a microprocessor; a crossbar interconnect coupled to processor local buses of the microprocessor; and a memory controller interface coupled to the crossbar interconnect. The crossbar interconnect provides pipelines for coupling the hardwired core to the programmable circuitry. The microprocessor, the crossbar interconnect, and the memory controller interface are all capable of operating at a first frequency of operation, and the memory controller interface is further capable of being set to operate at a second frequency of operation having an integer ratio with respect to the first frequency of operation. The crossbar interconnect is configured to direct transactions initiated by the microprocessor to the memory controller interface for accessing one or more memory devices coupled to the memory controller interface via a memory controller. Additional or other interfaces may be coupled to the crossbar interconnect.
Information query