Invention Grant
- Patent Title: Symmetrical clock distribution in multi-stage high speed data conversion circuits
- Patent Title (中): 多级高速数据转换电路中的对称时钟分布
-
Application No.: US12857049Application Date: 2010-08-16
-
Publication No.: US08259762B2Publication Date: 2012-09-04
- Inventor: Guangming Yin , Bo Zhang , Mohammad Nejad , Jun Cao
- Applicant: Guangming Yin , Bo Zhang , Mohammad Nejad , Jun Cao
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Garlick & Markison
- Agent Kevin L. Smith
- Main IPC: H04J3/02
- IPC: H04J3/02

Abstract:
Provided is a high speed bit stream data conversion circuit that includes input ports to receive first bit streams at a first bit rate. Data conversion circuits receive the first bit streams and produce second bit stream(s), wherein the number and bit rate of the first and second bit stream(s) differ. Symmetrical pathways transport the first bit streams from the input ports to the data conversion circuits, wherein their transmission time(s) are substantially equal. A clock distribution circuit receives and symmetrically distributes a clock signal to data conversion circuits. A central trunk coupled to the clock port and located between a first pair of circuit pathways with paired branches that extend from the trunk and that couple to the data conversion circuits make up the clock distribution circuit. The distributed data clock signal latches data in data conversion circuits from the first to the second bit stream(s).
Public/Granted literature
- US20100306568A1 SYMMETRICAL CLOCK DISTRIBUTION IN MULTI-STAGE HIGH SPEED DATA CONVERSION CIRCUITS Public/Granted day:2010-12-02
Information query