Invention Grant
- Patent Title: Fail safe adaptive voltage/frequency system
-
Application No.: US13285541Application Date: 2011-10-31
-
Publication No.: US08269545B2Publication Date: 2012-09-18
- Inventor: Nitin Chawla , Chittoor Parthasarathy , Kallol Chatterjee , Promod Kumar
- Applicant: Nitin Chawla , Chittoor Parthasarathy , Kallol Chatterjee , Promod Kumar
- Applicant Address: NL Amsterdam
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Gardere Wynne Sewell LLP
- Main IPC: H03H11/26
- IPC: H03H11/26

Abstract:
A system on chip (SoC) has a digital domain. An adaptive voltage/frequency scaling circuit includes a critical path replica circuit with respect to that digital domain. The critical path replica circuit generates a margin signal, and the adaptive voltage scaling circuit responds to the margin signal by decreasing bias voltage (and/or increasing clock frequency) applied to the digital domain of the system on chip so as to recover available margin. A fail-safe timing sensor is included within the digital domain of the system on chip. The timing sensor generates a flag signal when timing criteria within the digital domain are violated. The adaptive voltage scaling circuit responds to the flag signal by increasing the bias voltage (and/or decreasing the clock frequency) applied to the digital domain of the system on chip so as to implement a recovery operation.
Public/Granted literature
- US20120044005A1 FAIL SAFE ADAPTIVE VOLTAGE/FREQUENCY SYSTEM Public/Granted day:2012-02-23
Information query