发明授权
- 专利标题: Low power variable delay circuit
- 专利标题(中): 低功率可变延迟电路
-
申请号: US12636901申请日: 2009-12-14
-
公开(公告)号: US08278981B2公开(公告)日: 2012-10-02
- 发明人: Hae-Rang Choi , Yong-Ju Kim , Sung-Woo Han , Hee-Woong Song , Ic-Su Oh , Hyung-Soo Kim , Tae-Jin Hwang , Ji-Wang Lee , Jae-Min Jang , Chang-Kun Park
- 申请人: Hae-Rang Choi , Yong-Ju Kim , Sung-Woo Han , Hee-Woong Song , Ic-Su Oh , Hyung-Soo Kim , Tae-Jin Hwang , Ji-Wang Lee , Jae-Min Jang , Chang-Kun Park
- 申请人地址: KR Gyeonggi-do
- 专利权人: Hynix Semiconductor Inc.
- 当前专利权人: Hynix Semiconductor Inc.
- 当前专利权人地址: KR Gyeonggi-do
- 代理机构: Ladas & Parry LLP
- 优先权: KR10-2008-0134581 20081226
- 主分类号: H03L7/00
- IPC分类号: H03L7/00
摘要:
A variable delay circuit includes at least a fixed delay unit, a first selection unit, and variable delay unit. The fixed delay unit receives an input signal and a first delay selection signal indicative of a first delay, and outputs a first delayed signal that is substantially the input signal delayed by the first delay. The first selection unit receives the input signal, the first delayed signal, and a second delay selection signal, and outputs either the input signal or the first delayed signal based on the second delay selection signal to the variable delay unit. The variable delay unit also receives a third delay selection signal indicative of a third delay, and outputs a output signal that is substantially the output signal of the selection unit delayed by a third delay. The first delay is 0 or X multiples of M delay units. The third delay is a delay selected from 0 to N delay units.
公开/授权文献
- US20100164568A1 LOW POWER VARIABLE DELAY CIRCUIT 公开/授权日:2010-07-01
信息查询