发明授权
- 专利标题: Power managed lock optimization
- 专利标题(中): 电源管理锁优化
-
申请号: US13413796申请日: 2012-03-07
-
公开(公告)号: US08332559B2公开(公告)日: 2012-12-11
- 发明人: Josh P. de Cesare , Ruchi Wadhawan , Michael J. Smith , Puneet Kumar , Bernard J. Semeria
- 申请人: Josh P. de Cesare , Ruchi Wadhawan , Michael J. Smith , Puneet Kumar , Bernard J. Semeria
- 申请人地址: US CA Cupertino
- 专利权人: Apple Inc.
- 当前专利权人: Apple Inc.
- 当前专利权人地址: US CA Cupertino
- 代理机构: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- 代理商 Lawrence J. Merkel
- 主分类号: G06F13/00
- IPC分类号: G06F13/00 ; G06F1/32
摘要:
In an embodiment, a timer unit may be provided that may be programmed to a selected time interval, or wakeup interval. A processor may execute a wait for event instruction, and enter a low power state for the thread that includes the instruction. The timer unit may signal a timer event at the expiration of the wakeup interval, and the processor may exit the low power state in response to the timer event. The thread may continue executing with the instruction following the wait for event instruction. In an embodiment, the processor/timer unit may be used to implement a power-managed lock acquisition mechanism, in which the processor is awakened a number of times to check the lock and execute the wait for event instruction if the lock is not free, after which the thread may block until the lock is free.
公开/授权文献
- US20120167107A1 Power Managed Lock Optimization 公开/授权日:2012-06-28
信息查询