Invention Grant
- Patent Title: Configurable digital-analog phase locked loop
- Patent Title (中): 可配置的数字 - 模拟锁相环
-
Application No.: US12632061Application Date: 2009-12-07
-
Publication No.: US08339165B2Publication Date: 2012-12-25
- Inventor: Jeremy D. Dunworth , Gary J. Ballantyne , Bhushan S. Asuri
- Applicant: Jeremy D. Dunworth , Gary J. Ballantyne , Bhushan S. Asuri
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agent Eric Ho
- Main IPC: H03L7/00
- IPC: H03L7/00

Abstract:
A phase locked loop (PLL) device is configurable in an analog phase locked loop and a hybrid analog-digital phase locked loop. In an analog mode, at least a phase detector, an analog loop filter, and a voltage controlled oscillator (VCO), are connected to form an analog loop. In a digital mode, at least the phase detector, the voltage controlled oscillator (VCO), a time to digital converter (TDC), a digital loop filter and a digital to analog converter (DAC) are connected to form the hybrid digital-analog loop.
Public/Granted literature
- US20110133799A1 CONFIGURABLE DIGITAL-ANALOG PHASE LOCKED LOOP Public/Granted day:2011-06-09
Information query