Invention Grant
- Patent Title: Lower parasitic capacitance FinFET
- Patent Title (中): 较低的寄生电容FinFET
-
Application No.: US12711690Application Date: 2010-02-24
-
Publication No.: US08362572B2Publication Date: 2013-01-29
- Inventor: Chih-Hsiang Huang , Chia-Pin Lin
- Applicant: Chih-Hsiang Huang , Chia-Pin Lin
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Duane Morris LLP
- Main IPC: H01L29/66
- IPC: H01L29/66

Abstract:
An integrated circuit device includes a gate region extending above a semiconductor substrate and extending in a first longitudinal direction. A first fin has a first sidewall that extends in a second longitudinal direction above the semiconductor substrate such that the first fin intersects the gate region. A second fin has a second sidewall extending in the second direction above the semiconductor substrate such that the second fin intersects the gate region. A shallow trench isolation (STI) region is formed in the semiconductor substrate between the first and second sidewalls of the first and second fins. A conductive layer disposed over the first insulating layer and over top surfaces of the first and second fins. A first insulating layer is disposed between an upper surface of the STI region and a lower surface of the conductive layer to separate the STI region from the conductive layer.
Public/Granted literature
- US20110193175A1 LOWER PARASITIC CAPACITANCE FINFET Public/Granted day:2011-08-11
Information query
IPC分类: