发明授权
US08395408B2 Homogeneous dual-rail logic for DPA attack resistive secure circuit design
有权
均匀双轨逻辑DPA攻击电阻安全电路设计
- 专利标题: Homogeneous dual-rail logic for DPA attack resistive secure circuit design
- 专利标题(中): 均匀双轨逻辑DPA攻击电阻安全电路设计
-
申请号: US13286136申请日: 2011-10-31
-
公开(公告)号: US08395408B2公开(公告)日: 2013-03-12
- 发明人: Kazuyuki Tanimura , Nikil Dutt
- 申请人: Kazuyuki Tanimura , Nikil Dutt
- 申请人地址: US CA Oakland
- 专利权人: Regents of The University of California
- 当前专利权人: Regents of The University of California
- 当前专利权人地址: US CA Oakland
- 代理机构: Dickstein Shapiro LLP
- 代理商 Kenneth S. Roberts
- 主分类号: H03K19/00
- IPC分类号: H03K19/00
摘要:
Homogenous dual-rail logic for DPA attack resistive secure circuit design is disclosed. According to one embodiment, an HDRL circuit comprises a primary cell and a complementary cell, wherein the complementary cell is an identical duplicate of the primary cell. The HDRL circuit comprises a first set of inputs and a second set of inputs, wherein the second set of inputs are a negation of the first set of inputs. The HDRL circuit has a differential power at a level that is resistive to DPA attacks.
公开/授权文献
信息查询