Invention Grant
- Patent Title: Semiconductor arrangement
- Patent Title (中): 半导体安排
-
Application No.: US13210453Application Date: 2011-08-16
-
Publication No.: US08441128B2Publication Date: 2013-05-14
- Inventor: Daniel Domes
- Applicant: Daniel Domes
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Agency: Murphy, Bilak & Homiller, PLLC
- Main IPC: H01L23/36
- IPC: H01L23/36 ; H03K17/56

Abstract:
A semiconductor arrangement includes a circuit carrier, bonding wire and at least N half bridge circuits. The circuit carrier includes a first metallization layer, a second metallization layer, an intermediate metallization layer arranged between the first metallization layer and the second metallization layer, a first insulation layer arranged between the intermediate metallization layer and the second metallization layer, and a second insulation layer arranged between the first metallization layer and the intermediate metallization layer. Each half bridge circuit includes a controllable first semiconductor switch and a controllable second semiconductor switch. The first semiconductor switch and the second semiconductor switch of each half bridge circuit are arranged on that side of the first metallization layer of the circuit carrier facing away from the second insulation layer. The bonding wire is directly bonded to the intermediate metallization layer of the circuit carrier at a first bonding location.
Public/Granted literature
- US20130043593A1 Semiconductor Arrangement Public/Granted day:2013-02-21
Information query
IPC分类: