- 专利标题: Semiconductor device with reduced contact resistance and method of manufacturing thereof
-
申请号: US12804487申请日: 2010-07-22
-
公开(公告)号: US08470700B2公开(公告)日: 2013-06-25
- 发明人: Eng Huat Toh , Jae Gon Lee , Chung Foong Tan , Shiang Yang Ong , Elgin Quek
- 申请人: Eng Huat Toh , Jae Gon Lee , Chung Foong Tan , Shiang Yang Ong , Elgin Quek
- 申请人地址: SG Singapore
- 专利权人: Globalfoundries Singapore Pte. Ltd.
- 当前专利权人: Globalfoundries Singapore Pte. Ltd.
- 当前专利权人地址: SG Singapore
- 代理商 Robert D. McCutcheon
- 主分类号: H01L21/26
- IPC分类号: H01L21/26
摘要:
A method (and semiconductor device) of fabricating a semiconductor device provides a filed effect transistor (FET) with reduced contact resistance (and series resistance) for improved device performance. An impurity is implanted in the source/drain (S/D) regions after contact silicide formation and a spike anneal process is performed that lowers the schottky barrier height (SBH) of the interface between the silicide and the lower junction region of the S/D regions. This results in lower contact resistance and reduces the thickness (and Rs) of the region at the silicide-semiconductor interface.
公开/授权文献
信息查询
IPC分类: