- Patent Title: Standard cells having transistors annotated for gate-length biasing
-
Application No.: US12717887Application Date: 2010-03-04
-
Publication No.: US08490043B2Publication Date: 2013-07-16
- Inventor: Puneet Gupta , Andrew B. Kahng
- Applicant: Puneet Gupta , Andrew B. Kahng
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A standard cell library is disclosed. The standard cell library contains cells wherein at least one transistor in at least one cell is annotated for gate length biasing. Gate length biasing includes the modification of the gate length, so as to change the speed or power consumption of the modified gate length. The standard cell library is one used in the manufacturing of semiconductor devices (e.g., that result as semiconductor chips), by way of fabricating features defined on one or more layouts of geometric shapes. The annotations serve to identify which ones of the transistor gate features are to be modified before using the geometric shapes for manufacturing the semiconductor device.
Public/Granted literature
- US20100169847A1 STANDARD CELLS HAVING TRANSISTORS ANNOTATED FOR GATE-LENGTH BIASING Public/Granted day:2010-07-01
Information query