Invention Grant
US08650230B1 Logic structures and methods supporting pipelined multi-operand adders
有权
支持流水线多操作数加法器的逻辑结构和方法
- Patent Title: Logic structures and methods supporting pipelined multi-operand adders
- Patent Title (中): 支持流水线多操作数加法器的逻辑结构和方法
-
Application No.: US13932287Application Date: 2013-07-01
-
Publication No.: US08650230B1Publication Date: 2014-02-11
- Inventor: Martin Langhammer
- Applicant: Altera Corporation
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Agent Jeffrey H. Ingerman
- Main IPC: G06F7/00
- IPC: G06F7/00 ; G06F15/00

Abstract:
Circuitry for adding together three long numbers may include the formation of redundant form sum bit signals and redundant form carry bit signals. These signals may be finally combined in a ripple carry adder chain that produces sum bit output signals and ripple carry bit signals. Both a ripple carry bit signal and a redundant form carry bit signal must be passed from the circuitry performing each place of the addition to the circuitry performing the next-more-significant place of the addition. Various techniques are disclosed for facilitating subdividing long chains of such circuitry, as well as possibly including (between such subdivisions) “pipeline” registers for both ripple and redundant form carry bit signals.
Information query