发明授权
- 专利标题: Fast and compact circuit for bus inversion
- 专利标题(中): 快速紧凑的电路用于总线反相
-
申请号: US13361291申请日: 2012-01-30
-
公开(公告)号: US08713298B2公开(公告)日: 2014-04-29
- 发明人: Mayur Joshi
- 申请人: Mayur Joshi
- 申请人地址: US NJ Jersey City
- 专利权人: Round Rock Research, LLC
- 当前专利权人: Round Rock Research, LLC
- 当前专利权人地址: US NJ Jersey City
- 代理机构: Lerner, David, Littenberg, Krumholz & Mentlik, LLP
- 主分类号: G06F11/00
- IPC分类号: G06F11/00 ; G06F9/305 ; G06F13/20
摘要:
A processor based system with at least one processor, at least one memory controller and optionally other devices having bussed system with a fast and compact majority voter in the circuitry responsible for the bus inversion decision. The majority voter is implemented in analog circuitry having two branches. One branch sums the advantage of transmitting the bits without inversion, the other sums the advantage of transmitting the bits with inversion. The majority voter computes the bus inversion decision in slightly more than one gate delay by simultaneously comparing current drive in each branch.
公开/授权文献
- US20120131251A1 FAST AND COMPACT CIRCUIT FOR BUS INVERSION 公开/授权日:2012-05-24
信息查询