Invention Grant
US08785300B2 BEOL anti-fuse structures for gate last semiconductor devices 有权
用于门最后半导体器件的BEOL反熔丝结构

BEOL anti-fuse structures for gate last semiconductor devices
Abstract:
An approach is provided for semiconductor devices including an anti-fuse structure. The semiconductor device includes a first metallization layer including a first portion of a first electrode and a second electrode, the second electrode being formed in a substantially axial plane surrounding the first portion of the first electrode, with a dielectric material in between the two electrodes. An ILD is formed over the first metallization layer, a second metallization layer including a second portion of the first electrode is formed over the ILD, and at least one via is formed through the ILD, electrically connecting the first and second portions of the first electrode. Breakdown of the dielectric material is configured to enable an operating current to flow between the second electrode and the first electrode in a programmed state of the anti-fuse structure.
Public/Granted literature
Information query
Patent Agency Ranking
0/0