发明授权
US08862955B2 Apparatus for at-speed testing, in inter-domain mode, of a multi-clock-domain digital integrated circuit according to BIST or SCAN techniques
有权
根据BIST或SCAN技术在多时钟域数字集成电路的域间模式下进行速度测试的装置
- 专利标题: Apparatus for at-speed testing, in inter-domain mode, of a multi-clock-domain digital integrated circuit according to BIST or SCAN techniques
- 专利标题(中): 根据BIST或SCAN技术在多时钟域数字集成电路的域间模式下进行速度测试的装置
-
申请号: US13340560申请日: 2011-12-29
-
公开(公告)号: US08862955B2公开(公告)日: 2014-10-14
- 发明人: Franco Cesari
- 申请人: Franco Cesari
- 申请人地址: IT Agrate Brianza (MB)
- 专利权人: STMicroelectronics S.r.l.
- 当前专利权人: STMicroelectronics S.r.l.
- 当前专利权人地址: IT Agrate Brianza (MB)
- 代理机构: Graybeal Jackson LLP
- 优先权: ITVA2010A0100 20101229
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G01R31/3185
摘要:
An embodiment is directed to extended test coverage of complex multi-clock-domain integrated circuits without forgoing a structured and repeatable standard approach, thus avoiding custom solutions and freeing the designer to implement his RTL code, respecting only generally few mandatory rules identified by the DFT engineer. Such an embodiment is achieved by introducing in the test circuit an embodiment of an additional functional logic circuit block, named “inter-domain on chip clock controller” (icOCC), interfaced with every suitably adapted clock-gating circuit (OCC), of the different clock domains. The icOCC actuates synchronization among the different OCCs that source the test clock signals coming from an external ATE or ATPG tool and from internal at-speed test clock generators to the respective circuitries of the distinct clock domains. Scan structures like the OCCs, scan chain, etc., may be instantiated at gate pre-scan level, with low impact onto the functional RTL code written by the designer.
公开/授权文献
信息查询