发明授权
US08988965B2 Low-pin-count non-volatile memory interface 有权
低引脚数非易失性存储器接口

  • 专利标题: Low-pin-count non-volatile memory interface
  • 专利标题(中): 低引脚数非易失性存储器接口
  • 申请号: US13288843
    申请日: 2011-11-03
  • 公开(公告)号: US08988965B2
    公开(公告)日: 2015-03-24
  • 发明人: Shine C. Chung
  • 申请人: Shine C. Chung
  • 主分类号: G11C17/18
  • IPC分类号: G11C17/18
Low-pin-count non-volatile memory interface
摘要:
A low-pin-count non-volatile (NVM) memory to be provided in an integrated circuit. In one embodiment, the low-pin-count non-volatile (NVM) memory can use only one external control signal and one internal clock signal to generate start, stop, device ID, read/program/erase pattern, starting address, and actual read/program/erase cycles. When programming or erasing begins, toggling of the control signal increments/decrements a program or erase address and a pulse width of the control signal determines the actual program or erase time. A data out of the low-pin-count non-volatile (NVM) memory can be multiplexed with the control signal. Since the clock signal can be derived and shared from the system clock of the integrated circuit, the NVM memory need only have one external control pin for I/O transactions to realize a low-pin-count interface.
公开/授权文献
信息查询
0/0