Invention Grant
US09135010B2 Processor executing instructions in ALU in first/second pipeline stage during non-ECC/ECC mode
有权
处理器在非ECC / ECC模式下在第一/第二流水线阶段执行ALU中的指令
- Patent Title: Processor executing instructions in ALU in first/second pipeline stage during non-ECC/ECC mode
- Patent Title (中): 处理器在非ECC / ECC模式下在第一/第二流水线阶段执行ALU中的指令
-
Application No.: US13750345Application Date: 2013-01-25
-
Publication No.: US09135010B2Publication Date: 2015-09-15
- Inventor: William C. Moyer , Jeffrey W. Scott
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Finnegan, Henderson, Farabow, Garrett & Dunner, LLP
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30 ; G06F11/10

Abstract:
Systems and methods are disclosed for processing data. In accordance with one implementation, a processor may include an arithmetic logic unit (ALU). The processor may also include pipeline circuitry to, in a non-error correction code (ECC) operating mode, execute a sequence of single-cycle instructions in the ALU in a first execution stage, and in an ECC operating mode, execute the same sequence of single-cycle instructions in the ALU in a second execution stage instead of the first execution stage. Further, the processor may include mode control signaling to configure the pipeline circuitry between the non-ECC and ECC operating modes.
Public/Granted literature
- US20130246750A1 CONFIGURABLE PIPELINE BASED ON ERROR DETECTION MODE IN A DATA PROCESSING SYSTEM Public/Granted day:2013-09-19
Information query