Invention Grant
- Patent Title: Processing with compact arithmetic processing element
- Patent Title (中): 使用紧凑的算术处理元件进行处理
-
Application No.: US13849606Application Date: 2013-03-25
-
Publication No.: US09218156B2Publication Date: 2015-12-22
- Inventor: Joseph Bates
- Applicant: Singular Computing LLC
- Applicant Address: US MA Newton
- Assignee: Singular Computing LLC
- Current Assignee: Singular Computing LLC
- Current Assignee Address: US MA Newton
- Agency: Robert Plotkin, P.C.
- Agent Robert Plotkin
- Main IPC: G06F7/38
- IPC: G06F7/38 ; G06F7/483 ; G06F7/523 ; H03K19/177

Abstract:
A processor or other device, such as a programmable and/or massively parallel processor or other device, includes processing elements designed to perform arithmetic operations (possibly but not necessarily including, for example, one or more of addition, multiplication, subtraction, and division) on numerical values of low precision but high dynamic range (“LPHDR arithmetic”). Such a processor or other device may, for example, be implemented on a single chip. Whether or not implemented on a single chip, the number of LPHDR arithmetic elements in the processor or other device in certain embodiments of the present invention significantly exceeds (e.g., by at least 20 more than three times) the number of arithmetic elements, if any, in the processor or other device which are designed to perform high dynamic range arithmetic of traditional precision (such as 32 bit or 64 bit floating point arithmetic).
Public/Granted literature
- US20140095571A1 Processing with Compact Arithmetic Processing Element Public/Granted day:2014-04-03
Information query