Invention Grant
- Patent Title: Adaptive delay based asynchronous successive approximation analog-to-digital converter
- Patent Title (中): 基于自适应延迟的异步逐次逼近模数转换器
-
Application No.: US14930708Application Date: 2015-11-03
-
Publication No.: US09300317B2Publication Date: 2016-03-29
- Inventor: Rakesh Malik , Chandrajit Debnath , Ashish Sharma Kumar , Pratap Narayan Singh
- Applicant: STMicroelectronics International N.V.
- Applicant Address: NL Amsterdam
- Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Gardere Wynne Sewell LLP
- Main IPC: H03M1/34
- IPC: H03M1/34 ; H03M1/12 ; H03M1/06 ; H03M1/46 ; H03M1/00

Abstract:
An asynchronous SAR ADC converts an analog signal into a series of digital pulses in an efficient, low power manner. In synchronous SAR ADC circuits, a separate and cumbersome clock signal is used to trigger the internal circuitry of the SAR ADC. Instead of triggering the components of the SAR DAC synchronously with a clock signal, the asynchronous solution uses its own internal signals to trigger its components in an asynchronous cyclic manner. Further, in order to increase efficiency and guard against circuit failures due to difficulties arising from transient signals, the asynchronous SAR ADC may also include a delay circuit for introducing a variable delay to the SAR ADC cycle.
Public/Granted literature
- US20160056830A1 ADAPTIVE DELAY BASED ASYNCHRONOUS SUCCESSIVE APPROXIMATION ANALOG-TO-DIGITAL CONVERTER Public/Granted day:2016-02-25
Information query
IPC分类: