Invention Grant
- Patent Title: Integrated circuit and fabricating method thereof
- Patent Title (中): 集成电路及其制造方法
-
Application No.: US14091610Application Date: 2013-11-27
-
Publication No.: US09337126B2Publication Date: 2016-05-10
- Inventor: Chen-Hao Li , Ying-Han Chiou , Chi-Yen Lin
- Applicant: Taiwan Semiconductor Manufacturing CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L21/768 ; H01L23/00

Abstract:
An integrated circuit and a method of fabricating the integrated circuit are provided. In various embodiments, the integrated circuit includes a first substrate, a second substrate, and a bump pad. The first substrate has at least one active device and a plurality of first metallic pads electrically connected to the active device. The first substrate has front-end-of-line processing layers without back-end-of-line processing layers over the front-end-of-line processing layers. The second substrate has a semiconductor substrate and an interconnect structure disposed on the semiconductor substrate, and the interconnect structure has at least one second metallic pad. The second substrate does not include any active devices. The bump pad is sandwiched by the first substrate and the second substrate. The active device and the first metallic pad of the first substrate are electrically connected to the second metallic pad of the second substrate through the bump pad.
Public/Granted literature
- US20150145119A1 Integrated Circuit And Fabricating Method Thereof Public/Granted day:2015-05-28
Information query
IPC分类: