Invention Grant
US09361979B2 Apparatuses including cross point memory arrays and biasing schemes
有权
装置包括交叉点存储器阵列和偏置方案
- Patent Title: Apparatuses including cross point memory arrays and biasing schemes
- Patent Title (中): 装置包括交叉点存储器阵列和偏置方案
-
Application No.: US14702330Application Date: 2015-05-01
-
Publication No.: US09361979B2Publication Date: 2016-06-07
- Inventor: David H. Wells , Jun Liu
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: TraskBritt
- Main IPC: G11C5/02
- IPC: G11C5/02 ; G11C13/00

Abstract:
Memory devices comprise a plurality of memory cells, each memory cell including a memory element and a selection device. A plurality of first (e.g., row) address lines can be adjacent (e.g., under) a first side of at least some cells of the plurality. A plurality of second (e.g., column) address lines extend across the plurality of row address lines, each column address line being adjacent (e.g., over) a second, opposing side of at least some of the cells. Control circuitry can be configured to selectively apply a read voltage or a write voltage substantially simultaneously to the address lines. Systems including such memory devices and methods of accessing a plurality of cells at least substantially simultaneously are also disclosed.
Public/Granted literature
- US20150235699A1 APPARATUSES INCLUDING CROSS POINT MEMORY ARRAYS AND BIASING SCHEMES Public/Granted day:2015-08-20
Information query