Invention Grant
- Patent Title: Topography-aware lithography pattern check
- Patent Title (中): 地形感知光刻图案检查
-
Application No.: US13443568Application Date: 2012-04-10
-
Publication No.: US09367655B2Publication Date: 2016-06-14
- Inventor: I-Chang Shih , Chung-min Fu , Ying-Chou Cheng , Yung-Fong Lu , Feng-Yuan Chiu , Chiu Hsiu Chen
- Applicant: I-Chang Shih , Chung-min Fu , Ying-Chou Cheng , Yung-Fong Lu , Feng-Yuan Chiu , Chiu Hsiu Chen
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L21/66
- IPC: H01L21/66 ; G06F17/50 ; G03F7/20

Abstract:
The present disclosure provides a method. The method includes obtaining an integrated circuit (IC) layout. The method includes providing a polishing process simulation model. The method includes performing a lithography pattern check (LPC) process to the IC layout. The LPC process is performed at least in part using the polishing process simulation model. The method includes detecting, in response to the LPC process, possible problem areas on the IC layout. The method includes modifying the polishing process simulation model. The method includes repeating the performing the LPC process and the detecting the possible problem areas using the modified polishing process simulation model.
Public/Granted literature
- US20130267047A1 Topography-Aware Lithography Pattern Check Public/Granted day:2013-10-10
Information query
IPC分类: