发明授权
- 专利标题: Column IV transistors for PMOS integration
- 专利标题(中): 用于PMOS集成的第IV列晶体管
-
申请号: US13990249申请日: 2011-12-20
-
公开(公告)号: US09437691B2公开(公告)日: 2016-09-06
- 发明人: Glenn A. Glass , Anand S. Murthy
- 申请人: Glenn A. Glass , Anand S. Murthy
- 申请人地址: US CA Santa Clara
- 专利权人: INTEL CORPORATION
- 当前专利权人: INTEL CORPORATION
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Finch & Maloney PLLC
- 国际申请: PCT/US2011/066129 WO 20111220
- 国际公布: WO2012/088097 WO 20120628
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L29/36 ; H01L21/285 ; H01L29/165 ; H01L29/45 ; H01L29/49 ; H01L29/78 ; H01L29/167 ; H01L21/02 ; H01L29/08
摘要:
Techniques are disclosed for forming column IV transistor devices having source/drain regions with high concentrations of germanium, and exhibiting reduced parasitic resistance relative to conventional devices. In some example embodiments, the source/drain regions each include a thin p-type silicon or germanium or SiGe deposition with the remainder of the source/drain material deposition being p-type germanium or a germanium alloy (e.g., germanium:tin or other suitable strain inducer, and having a germanium content of at least 80 atomic % and 20 atomic % or less other components). In some cases, evidence of strain relaxation may be observed in the germanium rich cap layer, including misfit dislocations and/or threading dislocations and/or twins. Numerous transistor configurations can be used, including both planar and non-planar transistor structures (e.g., FinFETs and nanowire transistors), as well as strained and unstrained channel structures.
公开/授权文献
- US20130264639A1 COLUMN IV TRANSISTORS FOR PMOS INTEGRATION 公开/授权日:2013-10-10
信息查询
IPC分类: