Invention Grant
- Patent Title: Chip package having a dual through hole redistribution layer structure
- Patent Title (中): 芯片封装具有双通孔再分布层结构
-
Application No.: US14869602Application Date: 2015-09-29
-
Publication No.: US09543233B2Publication Date: 2017-01-10
- Inventor: Chien-Hung Liu , Ying-Nan Wen , Shih-Yi Lee , Ho-Yin Yiu
- Applicant: XINTEC INC.
- Applicant Address: TW Taoyuan
- Assignee: XINTEC INC.
- Current Assignee: XINTEC INC.
- Current Assignee Address: TW Taoyuan
- Agency: Liu & Liu
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/31 ; H01L23/52 ; H01L23/00 ; H01L23/528 ; H01L21/683 ; H01L21/768 ; H01L21/268 ; H01L21/78 ; H01L21/304 ; H01L21/3105 ; H01L21/56

Abstract:
A chip package includes a chip, a laser stopper, an isolation layer, a redistribution layer, an insulating layer, and a conductive structure. The chip has a conductive pad, a first surface, and a second surface opposite to the first surface. The conductive pad is located on the first surface. The second surface has a first though hole to expose the conductive pad. The laser stopper is located on the conductive pad. The isolation layer is located on the second surface and in the first though hole. The isolation layer has a third surface opposite to the second surface. The isolation layer and the conductive pad have a second though hole together, such that the laser stopper is exposed through the second though hole. The redistribution layer is located on the third surface, the sidewall of the second though hole, and the laser stopper.
Public/Granted literature
- US20160133544A1 CHIP PACKAGE AND MANUFACTURING METHOD THEREOF Public/Granted day:2016-05-12
Information query
IPC分类: