Invention Grant
- Patent Title: Methods of processing wafer-level assemblies to reduce warpage, and related assemblies
- Patent Title (中): 处理晶圆级组件以减少翘曲的方法和相关组件
-
Application No.: US14312147Application Date: 2014-06-23
-
Publication No.: US09589933B2Publication Date: 2017-03-07
- Inventor: Aibin Yu , Wei Zhou , Zhaohui Ma , Bret K. Street
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: TraskBritt
- Main IPC: H01L21/78
- IPC: H01L21/78 ; H01L25/065

Abstract:
Wafer-level methods of processing semiconductor devices may involve forming grooves partially through a molding material, the molding material located in streets and at least surrounding stacks of semiconductor dice located on a wafer. Wafer-level methods of preparing semiconductor devices may involve attaching a wafer to a carrier substrate and forming stacks of laterally spaced semiconductor dice on die locations of the wafer. Molding material may be disposed over the die stacks on a surface of the wafer to at least surround the stacks of semiconductor dice with the molding material. Grooves may be formed in the molding material by partially cutting through the molding material between at least some of the stacks of semiconductor dice along streets between the die stacks. The resulting wafer-level assembly may then, when exposed to elevated temperatures during, for example, debonding the wafer from a carrier, exhibit reduced propensity for warping.
Public/Granted literature
- US20150371969A1 METHODS OF PROCESSING WAFER-LEVEL ASSEMBLIES TO REDUCE WARPAGE, AND RELATED ASSEMBLIES Public/Granted day:2015-12-24
Information query
IPC分类: