- Patent Title: Dynamic margin tuning for controlling custom circuits and memories
-
Application No.: US15065952Application Date: 2016-03-10
-
Publication No.: US09602092B2Publication Date: 2017-03-21
- Inventor: Ajay Kumar Bhatia
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- Main IPC: H03K5/133
- IPC: H03K5/133 ; H03K5/134 ; H03K5/13 ; G01R31/40 ; G01R19/00 ; G06F1/24 ; G06F1/30 ; G11C7/22 ; H03K19/003 ; G11C5/14 ; G11C7/10 ; G06F1/08 ; G06F1/26 ; H03K5/00

Abstract:
Embodiments of a method that may allow for selectively tuning a delay of individual logic paths within a custom circuit or memory are disclosed. Circuitry may be configured to monitor a voltage level of a power supply coupled to the custom circuit or memory. A delay amount of a delay unit within the custom circuit or memory may be changed in response to a determination that the voltage level of the power supply has changed.
Public/Granted literature
- US20160191031A1 DYNAMIC MARGIN TUNING FOR CONTROLLING CUSTOM CIRCUITS AND MEMORIES Public/Granted day:2016-06-30
Information query
IPC分类: