Invention Grant
- Patent Title: Propagation simulation buffer for clock domain crossing
-
Application No.: US14076020Application Date: 2013-11-08
-
Publication No.: US09621143B2Publication Date: 2017-04-11
- Inventor: Michael J. Osborn , Michael J. Tresidder , Aaron J. Grenat , Joseph Kidd , Priyank Parakh , Steven J. Kommrusch
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- Main IPC: G06F9/455
- IPC: G06F9/455 ; G06F17/50 ; H03K5/153

Abstract:
Techniques are disclosed relating to detecting and minimizing timing problems created by clock domain crossing (CDC) in integrated circuits. In various embodiments, one or more timing parameters are associated with a path that crosses between clock domains in an integrated circuit, where the one or more timing parameters specify a propagation delay for the path. In one embodiment, the timing parameters may be distributed to different design stages using a configuration file. In some embodiments, the one or more parameters may be used in conjunction with an RTL model to simulate propagation of a data signal along the path. In some embodiments, the one or more parameters may be used in conjunction with a netlist to create a physical design for the integrated circuit, where the physical design includes a representation of the path that has the specified propagation delay.
Public/Granted literature
- US20140062555A1 PROPAGATION SIMULATION BUFFER Public/Granted day:2014-03-06
Information query