Invention Grant
- Patent Title: Serdes with high-bandwith low-latency clock and data recovery
-
Application No.: US15162402Application Date: 2016-05-23
-
Publication No.: US09742551B2Publication Date: 2017-08-22
- Inventor: Simon Forey , Parmanand Mishra
- Applicant: INPHI CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INPHI CORPORATION
- Current Assignee: INPHI CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Ogawa P.C.
- Agent Richard T. Ogawa
- Main IPC: H03D3/24
- IPC: H03D3/24 ; H04L7/033 ; H03L7/087 ; H03M9/00

Abstract:
The present application is directed to data communication. More specifically, embodiments of the present invention provide a SerDes system that includes multiple communication lanes that are aligned using a clock signal. Each of the communication lanes comprises a receiver, a buffer, and a transmitter. The receiver uses multiple sampling lanes for data sampling and clock recovery. Sampled data are stored at the buffer and transmitted by the transmitter. There are other embodiments as well.
Public/Granted literature
- US20170078084A1 SERDES WITH HIGH-BANDWITH LOW-LATENCY CLOCK AND DATA RECOVERY Public/Granted day:2017-03-16
Information query
IPC分类: