Invention Grant
- Patent Title: Antifuse element utilizing non-planar topology
-
Application No.: US14880814Application Date: 2015-10-12
-
Publication No.: US09748252B2Publication Date: 2017-08-29
- Inventor: Walid M. Hafez , Chia-Hong Jan , Curtis Tsai , Joodong Park , Jeng-Ya D. Yeh
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Finch & Maloney PLLC
- Main IPC: H01L27/112
- IPC: H01L27/112 ; H01L23/525 ; H01L21/8238 ; H01L27/092 ; H01L29/78

Abstract:
Techniques for providing non-volatile antifuse memory elements and other antifuse links are disclosed herein. In some embodiments, the antifuse memory elements are configured with non-planar topology such as FinFET topology. In some such embodiments, the fin topology can be manipulated and used to effectively promote lower breakdown voltage transistors, by creating enhanced-emission sites which are suitable for use in lower voltage non-volatile antifuse memory elements. In one example embodiment, a semiconductor antifuse device is provided that includes a non-planar diffusion area having a fin configured with a tapered portion, a dielectric isolation layer on the fin including the tapered portion, and a gate material on the dielectric isolation layer. The tapered portion of the fin may be formed, for instance, by oxidation, etching, and/or ablation, and in some cases includes a base region and a thinned region, and the thinned region is at least 50% thinner than the base region.
Public/Granted literature
- US20160035735A1 ANTIFUSE ELEMENT UTILIZING NON-PLANAR TOPOLOGY Public/Granted day:2016-02-04
Information query
IPC分类: