- 专利标题: Superconducting gate memory circuit
-
申请号: US15351065申请日: 2016-11-14
-
公开(公告)号: US09812192B1公开(公告)日: 2017-11-07
- 发明人: Randall M. Burnett , Quentin P. Herr
- 申请人: Randall M. Burnett , Quentin P. Herr
- 申请人地址: US VA Falls Church
- 专利权人: Northrop Grumman Systems Corporation
- 当前专利权人: Northrop Grumman Systems Corporation
- 当前专利权人地址: US VA Falls Church
- 代理机构: Tarolli, Sundheim, Covell & Tummino LLP
- 主分类号: G11C11/44
- IPC分类号: G11C11/44
摘要:
One embodiment includes a superconducting gate memory circuit. The circuit includes a Josephson D-gate circuit configured to set a digital state as one of a first data state and a second data state in response to a write enable single flux quantum (SFQ) pulse provided on a write enable input and a respective presence of or absence of a write data SFQ pulse provided on a data write input. The circuit also includes a storage loop coupled to the Josephson D-gate. The storage loop can be configured to store the digital state and to readout the digital state at an output in response to a read enable SFQ pulse provided on a read enable input and a read data SFQ pulse provided on a read data input.
信息查询