Invention Grant
- Patent Title: Devices and methods of forming low resistivity noble metal interconnect
-
Application No.: US15168899Application Date: 2016-05-31
-
Publication No.: US09831174B1Publication Date: 2017-11-28
- Inventor: Xunyuan Zhang , Frank W. Mont , Errol Todd Ryan
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Agent Nathan Brian Davis
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/52 ; H01L23/528 ; H01L23/522 ; H01L21/02 ; H01L23/532 ; H01L21/285

Abstract:
Devices and methods of fabricating integrated circuit devices for forming low resistivity interconnects are provided. One method includes, for instance: obtaining an intermediate semiconductor interconnect device having a substrate, a cap layer, and a dielectric matrix including a set of trenches and a set of vias; depositing a barrier layer along a top surface of the semiconductor interconnect device; depositing and annealing a metal interconnect material over a top surface of the barrier layer, wherein the metal interconnect material fills the set of trenches and the set of vias; planarizing a top surface of the intermediate semiconductor interconnect device; exposing a portion of the barrier layer between the set of trenches and the set of vias; and depositing a dielectric cap. Also disclosed is an intermediate device formed by the method.
Public/Granted literature
- US20170345752A1 DEVICES AND METHODS OF FORMING LOW RESISTIVITY NOBLE METAL INTERCONNECT Public/Granted day:2017-11-30
Information query
IPC分类: