- Patent Title: Digital circuits having improved transistors, and methods therefor
-
Application No.: US15795912Application Date: 2017-10-27
-
Publication No.: US09985631B2Publication Date: 2018-05-29
- Inventor: Scott E. Thompson , Lawrence T. Clark
- Applicant: Mie Fujitsu Semiconductor Limited
- Applicant Address: JP Tado-Cho, Kuwana
- Assignee: MIE FUJITSU SEMICONDUCTOR LIMITED
- Current Assignee: MIE FUJITSU SEMICONDUCTOR LIMITED
- Current Assignee Address: JP Tado-Cho, Kuwana
- Agency: Baker Botts L.L.P.
- Main IPC: H01L25/00
- IPC: H01L25/00 ; H03K19/00 ; G11C11/412 ; H01L27/118 ; H01L29/10

Abstract:
Digital circuits are disclosed that may include multiple transistors having controllable current paths coupled between first and second logic nodes. One or more of the transistors may have a deeply depleted channel formed below its gate that includes a substantially undoped channel region formed over a relatively highly doped screen layer formed over a doped body region. Resulting reductions in threshold voltage variation may improve digital circuit performance. Logic circuit, static random access memory (SRAM) cell, and passgate embodiments are disclosed.
Public/Granted literature
- US20180048311A1 Digital Circuits Having Improved Transistors, and Methods Therefor Public/Granted day:2018-02-15
Information query
IPC分类: