再颁专利
- 专利标题: Processor which can favorably execute a rounding process composed of positive conversion and saturated calculation processing
- 专利标题(中): 可以有利地执行由正转换和饱和计算处理组成的舍入处理的处理器
-
申请号: US10366502申请日: 2003-02-13
-
公开(公告)号: USRE39121E1公开(公告)日: 2006-06-06
- 发明人: Toru Morikawa , Nobuo Higaki , Akira Miyoshi , Keizo Sumida
- 申请人: Toru Morikawa , Nobuo Higaki , Akira Miyoshi , Keizo Sumida
- 申请人地址: JP Osaka
- 专利权人: Matsushita Electric Industrial Co., Ltd.
- 当前专利权人: Matsushita Electric Industrial Co., Ltd.
- 当前专利权人地址: JP Osaka
- 代理机构: McDermott Will & Emery LLP
- 优先权: JP8-320423 19961129
- 主分类号: G06F9/302
- IPC分类号: G06F9/302 ; G06F7/38
摘要:
A processor which executes positive conversion processing, which converts coded data into uncoded data, and saturation calculation processing, which rounds a value to an appropriate number of bits, at high speed. When a positive conversion saturation calculation instruction “MCSST D1” is decoded, the sum-product result register 6 outputs its held value to the path P1. The comparator 22 compares the magnitude of the held value of the sum-product result register 6 with the coded 32-bit integer “0x0000_00FF”. The polarity judging unit 23 judges whether the eighth bit of the value held by the sum-product result register 6 is “ON”. The multiplexer 24 outputs one of the maximum value “0x0000_00FF” generated by the constant generator 21, the zero value “0x0000_0000” generated by the zero generator 25, and the held value of the sum-product result register 6 to the data bus 18.
信息查询