发明申请
WO1981002080A1 DYNAMIC RATIOLESS CIRCUITRY FOR RANDOM LOGIC APPLICATIONS 审中-公开
用于随机逻辑应用的动态分数电路

  • 专利标题: DYNAMIC RATIOLESS CIRCUITRY FOR RANDOM LOGIC APPLICATIONS
  • 专利标题(中): 用于随机逻辑应用的动态分数电路
  • 申请号: PCT/US1980000505
    申请日: 1980-05-05
  • 公开(公告)号: WO1981002080A1
    公开(公告)日: 1981-07-23
  • 发明人: MOSTEK CORPJOHNSON CYOUNG IHILDEBRAND D
  • 申请人: MOSTEK CORP
  • 专利权人: MOSTEK CORP
  • 当前专利权人: MOSTEK CORP
  • 优先权: US111274 19800111
  • 主分类号: H03K23/22
  • IPC分类号: H03K23/22
DYNAMIC RATIOLESS CIRCUITRY FOR RANDOM LOGIC APPLICATIONS
摘要:
A logic circuit (20) is provided for receiving an input signal and for generating a delayed output signal being clocked by first and second non-overlapping clock phases. Logic circuit (20) includes a voltage supply (V). A precharge transistor (30) is interconnected to the voltage supply (V) and is clocked by the first clock phase. A discharge transistor (32) is interconnected to the precharge transistor (30) thereby defining a first node (A) and is clocked by the second clock phase to conditionally discharge the first node (A). An input logic circuit (34) is interconnected to the discharge transistor (32) thereby defining a second node (B) for providing a discharge path from the first node (A) to a ground voltage potential, the input logic circuit (34) is connected to receive the input signal. An output transistor (36) is interconnected to the first node (A) for generating the delayed output signal. The output transistor (36) is clocked by the second clock phase. A capacitor (38) is interconnected to the first node (A) and the output transistor (36) and is clocked by the second clock phase for maintaining the first node (A) at a predetermined voltage level by a bootstrapping operation.
0/0