Invention Application
WO0203459A3 HIGH-SPEED LOW-POWER SEMICONDUCTOR MEMORY ARCHITECTURE 审中-公开
高速低功耗半导体存储器架构

HIGH-SPEED LOW-POWER SEMICONDUCTOR MEMORY ARCHITECTURE
Abstract:
An array block has at least two sub-array blocks and a first interconnect routing channel through which a first group of local interconnect lines extend. Each of the two sub-array blocks includes at least two lower-level sub-array blocks and a second interconnect routing channel through which a second group of local interconnect lines extend. The first group of local interconnect lines are configured to carry input information for accessing memory locations in which to store data or from which to retrieve data, and the second group of local interconnect lines are configured to carry a subset of the input information.
Patent Agency Ranking
0/0