Invention Application
- Patent Title: METHOD FOR FABRICATION OF SEMICONDUCTOR DEVICE
- Patent Title (中): 半导体器件制造方法
-
Application No.: PCT/US0339878Application Date: 2003-12-16
-
Publication No.: WO2004061903A3Publication Date: 2005-04-14
- Inventor: OR-BACH ZVI , COOKE LAURENCE , APOSTOL ADRIAN , IACOBUT ROMEO
- Applicant: EASIC CORP
- Assignee: EASIC CORP
- Current Assignee: EASIC CORP
- Priority: US32166902 2002-12-18; US73006403 2003-12-09
- Main IPC: H01L
- IPC: H01L20060101 ; H01L21/44 ; H01L21/60 ; H01L23/31 ; H01L23/34 ; H01L23/485 ; H01L27/10 ; H01L27/118
Abstract:
A novel method is presented to provide ASICs with drastically reduced NRE and with volume flexibility. The invention includes a method of fabricating an integrated circuit, including the steps of: providing a semiconductor substrate, forming a borderless logic array including a plurality of Area I/Os (36) and also including the step of forming redistribution layer (32) for redistribution at least some of the Area I/Os for the purpose of the device packaging. The fabrication may utilize Direct Write e-Beam for customization. The customization step may include fabricating various types of devices at different volume from the same wafer.
Information query