Invention Application
WO2011103318A1 ELECTRONIC DEVICES AND SYSTEMS, AND METHODS FOR MAKING AND USING THE SAME
审中-公开
电子设备和系统,以及制造和使用它们的方法
- Patent Title: ELECTRONIC DEVICES AND SYSTEMS, AND METHODS FOR MAKING AND USING THE SAME
- Patent Title (中): 电子设备和系统,以及制造和使用它们的方法
-
Application No.: PCT/US2011/025284Application Date: 2011-02-17
-
Publication No.: WO2011103318A1Publication Date: 2011-08-25
- Inventor: THOMPSON, Scott, E. , THUMMALAPALLY, Damodar, R.
- Applicant: SUVOLTA, INC. , THOMPSON, Scott, E. , THUMMALAPALLY, Damodar, R.
- Applicant Address: 130 Knowles Drive, Suite D Los Gatos, CA 95032-1832 US
- Assignee: SUVOLTA, INC.,THOMPSON, Scott, E.,THUMMALAPALLY, Damodar, R.
- Current Assignee: SUVOLTA, INC.,THOMPSON, Scott, E.,THUMMALAPALLY, Damodar, R.
- Current Assignee Address: 130 Knowles Drive, Suite D Los Gatos, CA 95032-1832 US
- Agency: FISH, Charles, S.
- Priority: US12/708,497 20100218
- Main IPC: H01L29/76
- IPC: H01L29/76
Abstract:
A suite of novel structures and methods is provided to reduce power consumption in a wide array of electronic devices and systems. Some of these structures and methods can be implemented largely by reusing existing bulk CMOS process flows and manufacturing technology, allowing the semiconductor industry as well as the broader electronics industry to avoid a costly and risky switch to alternative technologies. As will be discussed, some of the structures and methods relate to a Deeply Depleted Channel (DDC) design, allowing CMOS based devices to have a reduced aV'r compared to conventional bulk CMOS and can allow the threshold voltage V T of FETs having dopants in the channel region to be set much more precisely. The DDC design also can have a strong body effect compared to conventional bulk CMOS transistors, which can allow for significant dynamic control of power consumption in DDC transistors.
Information query
IPC分类: