Invention Application
- Patent Title: MECHANISMS FOR CLOCK GATING
- Patent Title (中): 时钟效应机制
-
Application No.: PCT/US2011/066993Application Date: 2011-12-22
-
Publication No.: WO2013095551A1Publication Date: 2013-06-27
- Inventor: OSBORNE, Randy B. , KULICK, Stanley S. , FRANCOM, Erin , THOMAS, Thomas P.
- Applicant: INTEL CORPORATION , OSBORNE, Randy B. , KULICK, Stanley S. , FRANCOM, Erin , THOMAS, Thomas P.
- Applicant Address: 2200 Mission College Boulevard MS: RNB-4-150 Santa Clara, CA 95052 US
- Assignee: INTEL CORPORATION,OSBORNE, Randy B.,KULICK, Stanley S.,FRANCOM, Erin,THOMAS, Thomas P.
- Current Assignee: INTEL CORPORATION,OSBORNE, Randy B.,KULICK, Stanley S.,FRANCOM, Erin,THOMAS, Thomas P.
- Current Assignee Address: 2200 Mission College Boulevard MS: RNB-4-150 Santa Clara, CA 95052 US
- Agency: MENDONSA, Paul A. et al.
- Main IPC: G06F1/04
- IPC: G06F1/04 ; G06F13/14
Abstract:
Mechanisms for clock gating. A clock generation circuit provides a clock signal over a clock signal distribution network within an integrated circuit package. Gating elements within the clock signal distribution network disable the clock signal to one or more portions of the clock signal distribution network. A digital locked loop (DLL) maintains settings without tracking when the clock signal is disabled.
Information query