Invention Application
- Patent Title: APPARATUS AND METHOD OF IMPROVED INSERT INSTRUCTIONS
-
Application No.: PCT/US2011/067097Application Date: 2011-12-23
-
Publication No.: WO2013095620A9Publication Date: 2013-06-27
- Inventor: OULD-AHMED-VALL, Elmoustapha , VALENTINE, Robert , CORBAL, Jesus , TOLL, Bret, L. , CHARNEY, Mark, J. , SPERBER, Zeev , GRADSTEIN, Amit
- Applicant: INTEL CORPORATION , OULD-AHMED-VALL, Elmoustapha , VALENTINE, Robert , CORBAL, Jesus , TOLL, Bret, L. , CHARNEY, Mark, J. , SPERBER, Zeev , GRADSTEIN, Amit
- Applicant Address: 2200 Mission College Boulevard MS: RNB-4-150 Santa Clara, California 95052 US
- Assignee: INTEL CORPORATION,OULD-AHMED-VALL, Elmoustapha,VALENTINE, Robert,CORBAL, Jesus,TOLL, Bret, L.,CHARNEY, Mark, J.,SPERBER, Zeev,GRADSTEIN, Amit
- Current Assignee: INTEL CORPORATION,OULD-AHMED-VALL, Elmoustapha,VALENTINE, Robert,CORBAL, Jesus,TOLL, Bret, L.,CHARNEY, Mark, J.,SPERBER, Zeev,GRADSTEIN, Amit
- Current Assignee Address: 2200 Mission College Boulevard MS: RNB-4-150 Santa Clara, California 95052 US
- Agency: O'ROURKE, Robert, B. et al.
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/305
Abstract:
An apparatus is described having instruction execution logic circuitry to execute first, second, third and fourth instruction. Both the first instruction and the second instruction insert a first group of input vector elements to one of multiple first non overlapping sections of respective first and second resultant vectors. The first group has a first bit width. Each of the multiple first non overlapping sections have a same bit width as the first group. Both the third instruction and the fourth instruction insert a second group of input vector elements to one of multiple second non overlapping sections of respective third and fourth resultant vectors. The second group has a second bit width that is larger than said first bit width. Each of the multiple second non overlapping sections have a same bit width as the second group. The apparatus also includes masking layer circuitry to mask the first and third instructions at a first resultant vector granularity, and, mask the second and fourth instructions at a second resultant vector granularity.
Public/Granted literature
- WO2013095620A1 APPARATUS AND METHOD OF IMPROVED INSERT INSTRUCTIONS Public/Granted day:2013-06-27
Information query