Invention Application
- Patent Title: HIGH DENSITY MEMORY ARCHITECTURE USING BACK SIDE METAL LAYERS
- Patent Title (中): 高密度存储器结构使用背面金属层
-
Application No.: PCT/US2015/033757Application Date: 2015-06-02
-
Publication No.: WO2016195664A1Publication Date: 2016-12-08
- Inventor: WANG, Yih , MORROW, Patrick
- Applicant: INTEL CORPORATION , WANG, Yih , MORROW, Patrick
- Applicant Address: 2200 Mission College Boulevard Santa Clara, California 95054 US
- Assignee: INTEL CORPORATION,WANG, Yih,MORROW, Patrick
- Current Assignee: INTEL CORPORATION,WANG, Yih,MORROW, Patrick
- Current Assignee Address: 2200 Mission College Boulevard Santa Clara, California 95054 US
- Agency: WINKLE, Robert G.
- Main IPC: G11C13/00
- IPC: G11C13/00
Abstract:
A microelectronic memory having metallization layers formed on a back side of a substrate, wherein the metallization layers on back side may be used for the formation of source lines and word lines. Such a configuration may allow for a reduction in bit cell area, a higher memory array density, and lower source line and word line resistances. Furthermore, such a configuration may also provide the flexibility to independently optimize interconnect performance for logic and memory circuits.
Information query