Invention Application
- Patent Title: SUB-FIN SIDEWALL PASSIVATION IN REPLACEMENT CHANNEL FINFETS
- Patent Title (中): 更换通道熔体中的细小的边缘钝化
-
Application No.: PCT/US2015/037326Application Date: 2015-06-24
-
Publication No.: WO2016209219A1Publication Date: 2016-12-29
- Inventor: GLASS, Glenn A. , PANG, Ying , MURTHY, Anand S. , GHANI, Tahir , JAMBUNATHAN, Karthik
- Applicant: INTEL CORPORATION
- Applicant Address: 2200 Mission College Boulevard Santa Clara, California 95054 US
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: 2200 Mission College Boulevard Santa Clara, California 95054 US
- Agency: BRODSKY, Stephen I.
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/336
Abstract:
Techniques are disclosed for reducing off-state leakage of fin-based transistors through the use of a sub-fin passivation layer. In some cases, the techniques include forming sacrificial fins in a bulk silicon substrate and depositing and planarizing shallow trench isolation (STI) material, removing and replacing the sacrificial silicon fins with a replacement material (e.g., SiGe or III-V material), removing at least a portion of the STI material to expose the sub-fin areas of the replacement fins, applying a passivating layer/treatment/agent to the exposed sub-fins, and re-depositing and planarizing additional STI material. Standard transistor forming processes can then be carried out to complete the transistor device. The techniques generally provide the ability to add arbitrary passivation layers for structures that are grown in STI-based trenches. The passivation layer inhibits sub-fin source-to-drain (and drain-to-source) current leakage.
Information query
IPC分类: