-
公开(公告)号:EP0901286A1
公开(公告)日:1999-03-10
申请号:EP98202135.4
申请日:1995-02-28
发明人: Wise, Adrian Philip , Sotheran, Martin William , Robbins, William Philip , Finch, Helen Rosemary , Boyd, Kevin James
CPC分类号: G06F13/28 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/1689 , H04N19/13 , H04N19/423 , H04N19/61 , H04N19/91
摘要: A Huffman decoder for decoding data words encoded according to the Huffman coding provisions of either H.261 or MPEG standards, the data words including an identifier that identifies the Huffman code standard under which the data words were coded, comprising
means for receiving the Huffman coded data words, including means for reading the identifier to determine which standard governed the Huffman coding of the received data words, and means for converting the data words to JPEG Huffman coded data words, if necessary, in response to reading the identifier that identifies the Huffman coded data words as H.261 or MPEG Huffman coded ;
means, operably connected to the Huffman coded data words receiving means, for generating an index number associated with each JPEG Huffman coded data word receiving an index number from the index number generating means, and including an output that is a decoded data word corresponding to the index number.摘要翻译: 一种霍夫曼解码器,用于对根据H.261或MPEG标准的霍夫曼编码规定编码的数据字进行解码,数据字包括识别数据字被编码的霍夫曼码标准的标识符,包括用于接收霍夫曼编码的装置 数据字,包括用于读取标识符以确定哪个标准管理接收到的数据字的霍夫曼编码的装置,以及用于响应于读取标识霍夫曼的标识符将数据字转换成JPEG霍夫曼编码数据字的装置 编码数据字为H.261或MPEG霍夫曼编码; 装置,可操作地连接到霍夫曼编码数据字接收装置,用于产生与每个JPEG霍夫曼编码数据字有关的索引号,该索引号接收来自索引号产生装置的索引号,并且包括输出,该输出是对应于该霍夫曼编码数据字的解码数据字 索引号。
-
公开(公告)号:EP0897244A1
公开(公告)日:1999-02-17
申请号:EP98202134.7
申请日:1995-02-28
发明人: Wise, Adrian Philip , Sotheran, Martin William , Robbins, William Philip , Finch, Helen Rosemary , Boyd, Kevin James
CPC分类号: G06F13/28 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/1689 , H04N19/13 , H04N19/423 , H04N19/61 , H04N19/91
摘要: In a system having a data stream including run level code, the improvement characterized by :
an interfacing token for control and/or data functions in said data stream, wherein said token comprises a plurality of data words, each said word including an extension indicator which indicates a presence or an absence of additional words in said token, a length of said token being determined by said extension indicators, whereby the length of said token can be unlimited, inverse modeler means active upon said data stream and responsive to said token for expanding out said run level code to a run of zero data followed by a level, whereby each token is expressed with a specified number of values.摘要翻译: 在具有包括运行级代码的数据流的系统中,改进的特征在于:用于所述数据流中的控制和/或数据功能的接口令牌,其中所述令牌包括多个数据字,每个所述字包括扩展指示符 指示在所述令牌中是否存在附加单词,所述令牌的长度由所述扩展指示符确定,由此所述令牌的长度可以是无限的,反向建模器意味着在所述数据流上有效并响应于所述令牌扩展 将所述运行级别代码输出为零级数据运行,随后是级别,由此每个令牌用指定数量的值来表示。
-
公开(公告)号:EP0895161A3
公开(公告)日:1999-02-10
申请号:EP98202093.5
申请日:1995-02-28
发明人: Jones, Anthony M. , Robbins, William Philip , Patterson, Donald William Walker , Wise, Adrian Philip , Finch, Helen Rosemary , Sotheran, Martin William
IPC分类号: G06F12/04
CPC分类号: G06F13/1689 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/28 , H04N19/13 , H04N19/42 , H04N19/423 , H04N19/61 , H04N19/91
摘要: A method for generating a substituted address in a memory comprising the steps of :
providing a first memory having words of predetermined width and composed of partial words ; rotating a partial word to be accessed to a least significant bit justification ; extending a remaining part of a word which contains the partial word so that an accessed word will be recognized as the partial word ; delimiting a substitution field of the partial word with a termination marker, said substitution field being variable in size ; substituting data in all of said substitution field to define a part of an address of a second memory, said address comprising said substituted field and an unsubstituted portion of said partial word ; restoring the remaining part of the word ; and
rotating the word until the partial word is restored to its original position.摘要翻译: 一种用于在存储器中产生替换地址的方法,包括以下步骤:提供具有预定宽度并由部分字组成的字的第一存储器; 将要访问的部分字旋转到最低有效位对齐; 扩展包含部分单词的单词的剩余部分,以便将访问的单词识别为部分单词; 利用终止标记来限定所述部分词的替代字段,所述替换字段的大小是可变的; 用所有所述替换字段中的数据进行替换以定义第二存储器的地址的一部分,所述地址包括所述替换字段和所述部分字的未替代部分; 恢复单词的其余部分; 并旋转单词直到部分单词恢复到其原始位置。
-
公开(公告)号:EP0895422A2
公开(公告)日:1999-02-03
申请号:EP98202090.1
申请日:1995-02-28
发明人: Jones, Anthony M. , Robbins, William Philip , Patterson, Donald William Walker , Wise, Adrian Philip , Finch, Helen Rosemary , Sotheran, Martin William
IPC分类号: H04N7/24
CPC分类号: G06F13/1689 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/28 , H04N19/13 , H04N19/42 , H04N19/423 , H04N19/61 , H04N19/91
摘要: An image formatter for processing encoded video data comprising :
an input element for receiving encoded data having a frame rate and an arrival rate ;
a memory defining at least three buffers for storage of the encoded data, one of said buffers being a display buffer, and another of said buffers being an arrival buffer ;
a write address generator for generating write addresses for data being stored thereat in said memory ;
a read address generator for generating read addresses for reading data stored thereat in said memory ;
an output interface linked to said read address generator that produces decoded data at a display rate ; and
a buffer manager responsive to said arrival rate, said display rate, and said frame rate for allocating said buffers to said write address generator and said read address generator, wherein said buffers are allocated to said write address generator in response to a timing regime-
公开(公告)号:EP0695095A2
公开(公告)日:1996-01-31
申请号:EP95305308.9
申请日:1995-07-28
CPC分类号: H04N21/4307 , G06F12/0207 , G06F12/04 , G06F13/16 , G06F13/28 , H04N19/13 , H04N19/42 , H04N19/423 , H04N19/61 , H04N19/91 , H04N21/4305 , H04N21/44004
摘要: An MPEG video decompression method and apparatus utilizing a plurality of stages interconnected by a two-wire interface arranged as a pipeline processing machine. Control tokens and DATA Tokens pass over the single two-wire interface for carrying both control and data in token format. A token decode circuit is positioned in certain of the stages for recognizing certain of the tokens as control tokens pertinent to that stage and for passing unrecognized control tokens along the pipeline. Reconfiguration processing circuits are positioned in selected stages and are responsive to a recognized control token for reconfiguring such stage to handle an identified DATA Token. A wide variety of unique supporting subsystem circuitry and processing techniques are disclosed for implementing the system, including memory addressing, transforming data using a common processing block, time synchronization, asynchronous swing buffering, storing of video information, a parallel Huffman decoder, and the like.
摘要翻译: 一种MPEG视频解压缩方法和装置,利用通过布置为流水线处理机的两线接口互连的多个级。 控制令牌和数据令牌通过单个双线接口,以承载格式携带控制和数据。 令牌解码电路位于某些阶段中,用于将某些令牌识别为与该级相关的控制令牌,并沿着管道传递未被识别的控制令牌。 重新配置处理电路定位在选定的阶段,并且响应于识别的控制令牌,以重新配置这样的阶段来处理所识别的数据令牌。 公开了各种独特的支持子系统电路和处理技术,用于实现系统,包括存储器寻址,使用公共处理块变换数据,时间同步,异步摆动缓冲,存储视频信息,并行霍夫曼解码器等 。
-
公开(公告)号:EP0674443B1
公开(公告)日:2001-05-09
申请号:EP95301301.8
申请日:1995-02-28
发明人: Wise, Adrian Philip , Sotheran, Martin William , Robbins, William Philip , Finch, Helen Rosemary , Boyd, Kevin James
CPC分类号: G06F13/28 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/1689 , H04N19/13 , H04N19/423 , H04N19/61 , H04N19/91
-
公开(公告)号:EP0896477A3
公开(公告)日:1999-09-22
申请号:EP98202175.0
申请日:1995-02-28
发明人: Wise, Adrian Philip , Sotheran, Martin William , Robbins, William Philip , Finch, Helen Rosemary , Boyd, Kevin James
CPC分类号: G06F13/28 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/1689 , H04N19/13 , H04N19/423 , H04N19/61 , H04N19/91
摘要: In a system having an input and an output and a plurality of processing stages between the input and the output, the improvement comprising :
an interactive interfacing token, defining a universal adaptation unit for control and/or data functions among said processing stages ; and one of said stages receiving said input and adapted to generate and/or convert said tokens , and wherein said one of said stages detects overlapping start codes , whereby the first start code is ignored and the second start code is used to create start code tokens.摘要翻译: 在具有输入和输出以及输入和输出之间的多个处理阶段的系统中,改进包括:交互式接口令牌,其定义用于所述处理阶段之间的控制和/或数据功能的通用适配单元; 并且所述级中的一个级接收所述输入并且适于生成和/或转换所述令牌,并且其中所述级中的所述级之一检测重叠的开始代码,由此忽略所述第一开始代码并且使用所述第二开始代码来创建开始代码令牌 。
-
公开(公告)号:EP0896477A2
公开(公告)日:1999-02-10
申请号:EP98202175.0
申请日:1995-02-28
发明人: Wise, Adrian Philip , Sotheran, Martin William , Robbins, William Philip , Finch, Helen Rosemary , Boyd, Kevin James
CPC分类号: G06F13/28 , G06F12/0207 , G06F12/04 , G06F12/0607 , G06F13/1673 , G06F13/1689 , H04N19/13 , H04N19/423 , H04N19/61 , H04N19/91
摘要: In a system having an input and an output and a plurality of processing stages between the input and the output, the improvement comprising :
an interactive interfacing token, defining a universal adaptation unit for control and/or data functions among said processing stages ; and
one of said stages receiving said input and adapted to generate and/or convert said tokens , and wherein said one of said stages detects overlapping start codes ,
whereby the first start code is ignored and the second start code is used to create start code tokens.-
公开(公告)号:EP0892556A2
公开(公告)日:1999-01-20
申请号:EP98202242.8
申请日:1995-07-28
IPC分类号: H04N7/26
CPC分类号: H04N21/4307 , G06F12/0207 , G06F12/04 , G06F13/16 , G06F13/28 , H04N19/13 , H04N19/42 , H04N19/423 , H04N19/61 , H04N19/91 , H04N21/4305 , H04N21/44004
摘要: A pipelined video decoder system having an input, an output and a plurality of processing stages therebetween, comprising :
a universal adaptation unit in the form of a first interactive interfacing token for control and/or data functions among said processing stages ;
a token generator, responsive to a picture start code in an input stream of encoded data for generating said first interactive interfacing token, wherein said first interactive interfacing token is serially transmitted through said processing stages ;
wherein said first interactive interfacing token is a GROUP_START token for indicating a start of a group sequence; and upon generation of said GROUP_START token, said token generator generates a second interactive metamorphic interfacing token comprising a PICTURE_END token, said PICTURE_END token being serially transmitted to said processing stages before data associated with said start code is output, wherein responsive to said PICTURE_END token one of said processing stages stops processing a current picture in a first mode of operation, and said one processing stage generates a FLUSH token in a second mode of operation, wherein processing of said current picture is completed in a controlled manner.-
公开(公告)号:EP0891098A2
公开(公告)日:1999-01-13
申请号:EP98202247.7
申请日:1995-07-28
IPC分类号: H04N7/26
CPC分类号: H04N21/4307 , G06F12/0207 , G06F12/04 , G06F13/16 , G06F13/28 , H04N19/13 , H04N19/42 , H04N19/423 , H04N19/61 , H04N19/91 , H04N21/4305 , H04N21/44004
摘要: A pipelined video decoder system having an input, an output and a plurality of processing stages therebetween, comprising :
a universal adaptation unit in the form of a first interactive interfacing token for control and/or data functions among said processing stages ;
a start code detector, responsive to a picture start code in an input stream of encoded data comprising MPEG data ;
a token generator, responsive to said start code detector for generating said first interactive interfacing token, wherein said first interactive interfacing token is serially transmitted through said processing stages ;
wherein said processing stages comprise electrical circuits, and said picture start code comprises an MPEG2 extension_start_code_identifier.
-
-
-
-
-
-
-
-
-