Abstract:
Techniques and architecture are disclosed for improving spurious performance in a signal generator/system. The disclosed techniques/architecture can be used, for example, to enhance/improve the wideband and/or narrowband spurious free dynamic range (SFDR) between a given carrier signal and spurious signals. In some example instances, wideband and/or narrowband SFDR may be improved to about −40 dBc or better. In some other example instances, wideband and/or narrowband SFDR may be improved to about −70 dBc or better. The disclosed techniques/architecture can be implemented in a wide variety of signal generators/systems, such as a direct digital synthesizer (DDS)-based system, and over a wide range of input clock frequencies (e.g., in the range of about 10 MHz to 40 GHz, or higher).
Abstract:
A system for transferring power and/or data between a host and a store over a single-wire umbilical cable is herein described. The system comprises a host-store interface configured to allow the transfer of both power and data between the host and a store in operative communication therewith. The store comprises a microcontroller and memory operatively coupled thereto, allowing the microcontroller to be powered on and to receive and store data sent by the host in its memory through a single-wire without requiring additional electronic systems that the store may comprise to also be powered on. This data may later be incorporated into pre-programmed systems onboard the store at full power-on, thereby enabling the reprogramming of the store without powering it on prior to launch.
Abstract:
Techniques and architecture are disclosed for improving spurious performance in a signal generator/system. The disclosed techniques/architecture can be used, for example, to enhance/improve the wideband and/or narrowband spurious free dynamic range (SFDR) between a given carrier signal and spurious signals. In some example instances, wideband and/or narrowband SFDR may be improved to about −40 dBc or better. In some other example instances, wideband and/or narrowband SFDR may be improved to about −70 dBc or better. The disclosed techniques/architecture can be implemented in a wide variety of signal generators/systems, such as a direct digital synthesizer (DDS)-based system, and over a wide range of input clock frequencies (e.g., in the range of about 10 MHz to 40 GHz, or higher).