Secure memory
    1.
    发明授权

    公开(公告)号:US11978530B2

    公开(公告)日:2024-05-07

    申请号:US17556039

    申请日:2021-12-20

    CPC classification number: G11C7/24 G11C11/419

    Abstract: A memory includes memory cells arranged in rows and in columns, with at least one bit line for each column being coupled to the memory cells of the column. A read/write circuit is coupled to the bit lines and is configured to receive, for each column, a binary datum to be stored in one of the memory cells of the column. The read/write circuit includes, for each column, a latch configured to store a bit of a key, and an encryption circuit configured to encrypt the received binary datum with the bit of the key to provide encrypted binary datum. The read/write circuit controls the bit line to thereby store the encrypted binary datum.

    Method of adjusting a read margin of a memory and corresponding device

    公开(公告)号:US11538519B2

    公开(公告)日:2022-12-27

    申请号:US17011634

    申请日:2020-09-03

    Abstract: Methods and devices for adjusting a read threshold voltage of bitlines are provided. One such method includes adjusting a read threshold voltage of bitlines coupled to memory points of a memory circuit. The read threshold voltage is initially set to a first value. First data are written in the memory points and second data are read from the memory points. The second data are compared to the first data, and the threshold voltage is decreased by a second value in response to a comparison error of one of the second data with the corresponding first data.

    Method for autocorrective writing to a multiport static random access memory device, and corresponding device

    公开(公告)号:US10153036B2

    公开(公告)日:2018-12-11

    申请号:US15461979

    申请日:2017-03-17

    Abstract: An autocorrective writing to a multiport static random access memory device is performed on at least one multiport static random access memory cell circuit. A first datum is written to the multiport static random access memory cell circuit and a second datum stored in the circuit is read from the multiport static random access memory cell subsequent to writing. The first and second data are compared. In response to the results of that comparison, an operation to rewriting the first datum to the circuit along with application of a write assist mechanism is selectively performed.

    METHOD FOR AUTOCORRECTIVE WRITING TO A MULTIPORT STATIC RANDOM ACCESS MEMORY DEVICE, AND CORRESPONDING DEVICE

    公开(公告)号:US20180047440A1

    公开(公告)日:2018-02-15

    申请号:US15461979

    申请日:2017-03-17

    CPC classification number: G11C11/419 G11C2207/2263

    Abstract: An autocorrective writing to a multiport static random access memory device is performed on at least one multiport static random access memory cell circuit. A first datum is written to the multiport static random access memory cell circuit and a second datum stored in the circuit is read from the multiport static random access memory cell subsequent to writing. The first and second data are compared. In response to the results of that comparison, an operation to rewriting the first datum to the circuit along with application of a write assist mechanism is selectively performed.

Patent Agency Ranking