-
公开(公告)号:US11899491B1
公开(公告)日:2024-02-13
申请号:US17953992
申请日:2022-09-27
Inventor: Matthew J. Sherman , Mritunjay Sinha , Lawrence Yang
CPC classification number: G06F1/12 , G06F15/7814 , H04J3/0635
Abstract: The system and method generates a pulse or a signal that is transmitted between a central processing unit or processor and an Ethernet integrated circuit card to program a trigger generator in the IC. The pulse is effectively a 1PPS signal that is provided to the IC, which may be in the form a field programmable gate array to enable timing synchronization. The trigger in the IC may also generates an interrupt to the processor so a driver in the CPU is instructed to set the next trigger. For the trigger to be accurately controlled, the control routine is implemented in the driver existing in kernel space rather than user space. A routine or protocol periodically polls the interrupt to determine when the trigger must be reset.