-
公开(公告)号:US08094641B2
公开(公告)日:2012-01-10
申请号:US12194516
申请日:2008-08-19
申请人: Deepak Mathew , Russ Mestechkin , Prahallada Ponnathota , Thomas F. Howe , Timothy Perrin Fisher-Jeffes
发明人: Deepak Mathew , Russ Mestechkin , Prahallada Ponnathota , Thomas F. Howe , Timothy Perrin Fisher-Jeffes
IPC分类号: H04B7/216
CPC分类号: H04B1/707 , G06F5/16 , G11C7/1075 , H04B2201/70707
摘要: A wireless device has a BRP-CRP interface that includes a dual-port frame memory having a first access port and a second access port in which data can be written to the dual-port frame memory through the first access port at the same time that data is read from the dual-port frame memory through the second access port. A bit rate processor performs bit rate processing on input data and writes data resulting from the bit rate processing to the dual-port frame memory through the first access port. A chip rate processor reads data from the dual-port frame memory through the second access port and performs chip rate processing on the data read from the dual-port frame memory. A data processor executes a software application that writes data to the dual-port frame memory through the first access port and reads data from the dual-port frame memory through the second access port.
摘要翻译: 无线设备具有BRP-CRP接口,其包括具有第一接入端口和第二接入端口的双端口帧存储器,其中可以通过第一接入端口将数据写入双端口帧存储器,同时该 通过第二个访问端口从双端口帧存储器中读取数据。 比特率处理器对输入数据执行比特率处理,并将通过比特率处理产生的数据通过第一接入端口写入双端口帧存储器。 芯片速率处理器通过第二访问端口从双端口帧存储器读取数据,并对从双端口帧存储器读取的数据执行码片速率处理。 数据处理器执行通过第一访问端口向双端口帧存储器写入数据的软件应用程序,并通过第二访问端口从双端口帧存储器读取数据。
-
公开(公告)号:US20090161647A1
公开(公告)日:2009-06-25
申请号:US12194512
申请日:2008-08-19
申请人: Russ Mestechkin , Deepak Mathew , Justin Wang , Sanjay Nandipaku
发明人: Russ Mestechkin , Deepak Mathew , Justin Wang , Sanjay Nandipaku
CPC分类号: H04B1/707 , H04B2201/70707
摘要: A wireless system has an uplink chip rate processing architecture in which at least two groups of registers are provided, each group of register storing a set of time slot configuration parameters. A storage stores a sequence of time slot configuration set identifiers each identifying one of the groups of registers, each identifier corresponding to a time slot. A chip rate processing unit processes a stream of data over a plurality of time slots in which at each of the time slots, and the chip rate processing unit is configured according to the set of time slot configuration parameters stored in the group of register associated with the time slot configuration set identifier corresponding to the time slot.
摘要翻译: 无线系统具有其中提供至少两组寄存器的上行链路码片速率处理架构,每组寄存器存储一组时隙配置参数。 存储器存储一系列时隙配置集标识符,每个识别寄存器组中的一个,每个标识符对应于时隙。 芯片速率处理单元在多个时隙中处理数据流,其中在每个时隙中,并且根据存储在与所述时隙相关联的寄存器组中的时隙配置参数的集合来配置码片速率处理单元 时隙配置设置标识符对应于该时隙。
-